

LTC2901

Programmable Quad Supply Monitor with Adjustable Reset and Watchdog Timers

The LTC® 2901 is a programmable supply monitor for systems with up to four supply voltages. One of 16 preset or adjustable voltage monitor combinations can be selected using an external resistor divider connected to the program pin. The preset voltage thresholds are accurate to  $\pm$ 1.5% over temperature. All four voltage comparator outputs are connected to separate pins for individual

The reset and watchdog delay times are adjustable using external capacitors. Tight voltage threshold accuracy and glitch immunity ensure reliable reset operation without false triggering. The RST output is guaranteed to be in the correct state for  $V_{CC}$  down to 1V. The LTC2901-1/ LTC2901-3 features an open-drain RST output, while the LTC2901-2/LTC2901-4 has a push-pull RST output.

The 43μA supply current makes the LTC2901 ideal for power conscious systems and it may be configured to monitor less than four inputs. The parts are available in

the 16-lead narrow SSOP package.

supply monitoring.

Patent Pending.

# **DESCRIPTIO <sup>U</sup> FEATURES**

- **Simultaneously Monitors Four Supplies**
- **16 User Selectable Combinations of 5V, 3.3V, 3V, 2.5V, 1.8V, 1.5V and/or** ±**Adj Voltage Thresholds**
- **Guaranteed Threshold Accuracy:** ±**1.5% of Monitored Voltage Over Temperature**
- **Selectable Supply Tolerance: 5% and 10% Below Monitored Voltage (LTC2901-3/LTC2901-4)**
- **Low Supply Current: 43**μ**A Typ**
- **Adjustable Reset Time**
- **Adjustable Watchdog Time**
- Open-Drain RST Output (LTC2901-1/LTC2901-3)
- Push-Pull RST Output (LTC2901-2/LTC2901-4)
- Individual Nondelayed Monitor Output for Each Supply
- Power Supply Glitch Immunity
- Guaranteed RST for  $V_{CC} \geq 1$ V
- 16-Lead Narrow SSOP Package

## **APPLICATIONS**

- Desktop and Notebook Computers
- Multivoltage Systems
- Telecom Equipment
- Portable Battery-Powered Equipment
- Network Servers

# **TYPICAL APPLICATIO U**

**Quadruple Supply Monitor (5V, 3.3V, 2.5V, 1.8V)**



### **Quadruple Supply Monitor (5V, 3.3V, 2.5V, 1.8V) 10% Undervoltage Monitoring, Watchdog Asserts RST**

 $\overline{LT}$ , LT, LTC and LTM are registered trademarks of Linear Technology Corporation.





2901fb

1

## **ABSOLUTE MAXIMUM RATINGS** (Notes 1, 2, 3)





# **PACKAGE/ORDER INFORMATION**



# **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating** temperature range, otherwise specifications are at  $T_A = 25^\circ \text{C}$ . V<sub>CC</sub> = 5V, unless otherwise noted. (Notes 3, 4)





## **ELECTRICAL CHARACTERISTICS**

**The** ● **denotes the specifications which apply over the full operating** temperature range, otherwise specifications are at  $T_A = 25^\circ \text{C}$ . V<sub>CC</sub> = 5V, unless otherwise noted. (Notes 3, 4)



**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** All currents into pins are positive, all voltages are referenced to GND unless otherwise noted.

**Note 3:** The greater of V1, V2 is the internal supply voltage  $(V_{CC})$ .

**Note 4:** 10% thresholds apply to the LTC2901-3/LTC2901-4 only when the TOL pin is set to a logic high.

**Note 5:** Under static no-fault conditions, V1 will necessarily supply quiescent current. If at any time V2 is larger than V1, V2 must be capable of supplying the quiescent current, programming (transient) current and reference load current.

**Note 6:** The output pins RST, WDO and COMPX have internal pull-ups to V2 of typically 6μA. However, external pull-up resistors may be used when faster rise times are required or for  $V_{OH}$  voltages greater than V2.

**Note 7:** The push-pull RST output pin on the LTC2901-2/LTC2901-4 is actively pulled up to V2.



# **TEST CIRCUITS**



Figure 1. RST, WDO, COMPX V<sub>OH</sub> Test



Figure 3. Active Pull-Up RST V<sub>OH</sub> Test

# **TIMING DIAGRAMS**





**Watchdog Timing (LTC2901-1/LTC2901-2)**



**Watchdog Timing (LTC2901-3/LTC2901-4)**





# **TYPICAL PERFORMANCE CHARACTERISTICS**





# **TYPICAL PERFORMANCE CHARACTERISTICS**





# **TYPICAL PERFORMANCE CHARACTERISTICS**



**RST, WDO, COMPX Voltage Output Low vs Output Sink Current**



**COMPX Propagation Delay vs Input Overdrive Above Threshold**



**Reset Time-Out Period vs Capacitance** C<sub>RT</sub> (FARAD) 10p 100p 1n 10n 100n 1μ 10 1 RESET TIME-OUT PERIOD, t<sub>rist</sub> (sec)<br>  $\frac{1}{9}$ <br>  $\frac{1}{9}$ 10m 1m  $100\mu_{10p}$ 1n 10n 100n RESET TIME-OUT PERIOD, tRST (sec)  $T_A = 25^{\circ}$ C

**RST High Level Output Voltage vs Output Source Current (LTC2901-2/LTC2901-4)**

2901 G18



**RST Pull-Up Current vs V2 (LTC2901-1/LTC2901-3)**





**COMPX and WDO Pull-Up Current vs V2 (COMPX and WDO Held at 0V)**



**RST Pull-Up Current vs V2 (LTC2901-2/LTC2901-4)**

![](_page_6_Figure_16.jpeg)

![](_page_6_Picture_17.jpeg)

7

# **PIN FUNCTIONS**

**COMP3 (Pin 1):** Comparator Output 3. Nondelayed, active high logic output with weak pull-up to V2. Pulls high when V3 is above reset threshold. May be pulled greater than V2 using external pull-up.

**COMP1 (Pin 2):** Comparator Output 1. Nondelayed, active high logic output with weak pull-up to V2. Pulls high when V1 is above reset threshold. May be pulled greater than V2 using external pull-up.

**V3 (Pin 3):** Voltage Input 3. Select from 2.5V, 1.8V, 1.5V or ADJ. See Table 1 for details.

**V1 (Pin 4):** Voltage Input 1. Select from 5V or 3.3V. See Table 1 for details. The greater of (V1, V2) is also  $V_{CC}$  for the device. Bypass this pin to ground with a 0.1μF (or greater) capacitor.

**CRT (Pin 5):** Reset Delay Time Programming Pin. Attach an external capacitor  $(C_{RT})$  to GND to set a reset delay time of 4.6ms/nF. Leaving the pin open generates a minimum delay of approximately 50μs. A 47nF capacitor will generate a 216ms reset delay time.

**RST (Pin 6):** Reset Logic Output. Active low with weak pull-up to V2 (LTC2901-1/LTC2901-3) or active pull-up to V2 (LTC2901-2/LTC2901-4). Pulls low when any voltage input is below the reset threshold and held low for the programmed delay time after all voltage inputs are above threshold. May be pulled above V2 using an external pullup (LTC2901-1/LTC2901-3 only).

**WDO (Pin 7):** LTC2901-1/LTC2901-2 Watchdog Output. Active low logic output with weak pull-up to V2. May be pulled greater than V2 using external pull-up. The watchdog output pulls low if the watchdog timer is allowed to time out and remains low until set high by the next WDI transistion or anytime RST is low. The watchdog timer is enabled when RST is high.

**T0L (Pin 7):** LTC2901-3/LTC2901-4 Digital Input for Supply Tolerance Selection (5% or 10%). A logic low selects 5% thresholds; a logic high selects 10% thresholds.

**WDI (Pin 8):** Watchdog Input. A logic input whose rising or falling edge must occur on this pin (while RST is high) within the selected watchdog time-out period, prohibiting a high-to-low transition on the WDO pin (LTC2901-1/ LTC2901-2). The watchdog time-out period is set by the value of the capacitor that is attached to the CWT pin.

A rising or falling edge on the WDI pin clears the voltage on the  $C_{WT}$  capacitor, preventing  $\overline{WDO}$  from going low. When disabling the watchdog function, tie CWT to GND.

For the LTC2901-3/LTC2901-4, a watchdog time-out due to a missed WDI edge issues an RST pulse on the RST pin (the WDO function is merged into the RST function).

**CWT (Pin 9):** Watchdog Time-Out Programming Pin. Attach a capacitor  $(C_{WT})$  between CWT and GND to set a watchdog time-out period of 20ms/nF. Leaving the pin open generates a minimum time-out of approximately 200μs. A 47nF capacitor will generate a 940ms watchdog time-out period.

**GND (Pin 10):** Ground.

V<sub>PG</sub> (Pin 11): Voltage Threshold Combination Select Input. Connect to an external 1% resistive divider between VREF and GND to select 1 of 16 combinations of preset and/ or ±adjustable voltage thresholds (see Table 1). Do not add capacitance on the  $V_{\text{PG}}$  pin.

**VREF (Pin 12):** Buffered Reference Voltage. A 1.210V nominal reference used for programming voltage  $(V_{PG})$ and for the offset of negative adjustable applications. The buffered reference can source and sink up to 1mA. The reference can drive a bypass capacitor of up to 1000pF without oscillation.

**V4 (Pin 13):** Voltage Input 4. Select from 1.8V, 1.5V, ADJ or –ADJ. See Table 1 for details.

**V2 (Pin 14):** Voltage Input 2. Select from 3.3V, 3V or 2.5V. See Table 1 for details. The greater of (V1, V2) is also  $V_{CC}$ for device. Bypass this pin to ground with a 0.1μF (or greater) capacitor. All logic outputs (COMP1, COMP2, COMP3, COMP4, RST, WDO) are weakly pulled up to V2 (LTC2901-1/LTC2901-3). RST is actively pulled up to V2 in the LTC2901-2/LTC2901-4.

**COMP4 (Pin 15):** Comparator Output 4. Nondelayed, active high logic output with weak pull-up to V2. Pulls high when V4 is above reset threshold. May be pulled greater than V2 using external pull-up.

**COMP2 (Pin 16):** Comparator Output 2. Nondelayed, active high logic output with weak pull-up to V2. Pulls high when V2 is above reset threshold. May be pulled greater than V2 using external pull-up.

![](_page_7_Picture_21.jpeg)

# **BLOCK DIAGRAM**

**LTC2901-1/LTC2901-2**

![](_page_8_Figure_3.jpeg)

**STARTE AREA** 

2901fb

9

# **BLOCK DIAGRAM**

**LTC2901-3/LTC2901-4**

![](_page_9_Figure_3.jpeg)

**STALLINEAR** 

![](_page_9_Picture_5.jpeg)

### **Power-Up**

The greater of V1, V2 is the internal supply voltage ( $V_{CC}$ ). On power-up,  $V_{CC}$  will power the drive circuits for the  $\overline{\text{RST}}$ and the COMPX pins. This ensures that the RST and COMPX outputs will be low as soon as V1 or V2 reaches 1V. The RST and COMPX outputs will remain low until the part is programmed. After programming, if any one of the  $V_X$  inputs is below its programmed threshold,  $\overline{\text{RST}}$  will be a logic low. Once all the  $V<sub>X</sub>$  inputs rise above their thresholds, an internal timer is started and RST is released after the programmed delay time. If  $V_{CC}$  < (V3 – 1) and  $V_{CC}$  < 2.4V, the V3 input impedance will be low (1k $\Omega$  typ).

### **Monitor Programming**

The LTC2901 input voltage combination is selected by placing the recommended resistive divider from  $V_{\text{RFF}}$  to GND and connecting the tap point to  $V_{PG}$ , as shown in Figure 4. Table 1 offers recommended 1% resistor values for the various modes. The last column in Table 1 specifies optimum  $V_{PG}/V_{REF}$  ratios ( $\pm 0.01$ ) to be used when programming with a ratiometric DAC.

During power-up, once V1 or V2 reaches 2.4V max, the monitor enters a programming period of approximately

![](_page_10_Picture_421.jpeg)

#### **Table 1. Voltage Threshold Programming**

![](_page_10_Picture_9.jpeg)

**Figure 4. Monitor Programming**

150 $\mu$ s during which the voltage on the V<sub>PG</sub> pin is sampled and the monitor is configured to the desired input combination. Do not add capacitance to the  $V_{PG}$  pin. Immediately after programming, the comparators are enabled and supply monitoring will begin.

### **Supply Monitoring**

The LTC2901 is a low power, high accuracy programmable quad supply monitoring circuit with four nondelayed monitor outputs, a common reset output and a watchdog timer. Watchdog and reset timing are both adjustable using external capacitors. Single pin programming selects 1 of 16 input voltage monitor combinations. All four voltage inputs must be above predetermined thresholds for the reset not to be invoked. The LTC2901 will assert the reset and comparator outputs during power-up, powerdown and brownout conditions on any one of the voltage inputs.

The inverting inputs on the V3 and/or V4 comparators are set to 0.5V when the positive adjustable modes are selected (Figure 5). The tap point on an external resistive divider, connected between the positive voltage being sensed and ground, is connected to the high impedance noninverting inputs (V3, V4). The trip voltage is calculated from:

$$
V_{TRIP} = 0.5V\left(1 + \frac{R3}{R4}\right)
$$

In the negative adjustable mode, the noninverting input on the V4 comparator is connected to ground (Figure 6). The tap point on an external resistive divider, connected between the negative voltage being sensed and the  $V_{\text{RFF}}$  pin, is connected to the high impedance inverting input (V4). V<sub>RFF</sub> provides the necessary level shift required to operate at ground. The trip voltage is calculated from:

$$
V_{TRIP} = -V_{REF} \left(\frac{R3}{R4}\right); V_{REF} = 1.210V \text{ Nominal}
$$

**TELITOR** 

![](_page_11_Figure_2.jpeg)

**Figure 5. Setting the Positive Adjustable Trip Point**

![](_page_11_Figure_4.jpeg)

**Figure 6. Setting the Negative Adjustable Trip Point**

In a negative adjustable application, the minimum value for R4 is limited by the sourcing capability of  $V_{\text{RFF}}(\pm 1 \text{ mA})$ . With no other load on  $V_{\text{RFE}}$ , R4 (minimum) is:

 $1.21V \div 1$  mA =  $1.21kΩ$ .

Tables 2 and 3 offer suggested 1% resistor values for various adjustable applications.

Once the resistor divider is set in the 5% tolerance mode (LTC2901-3/LTC2901-4), there is no need to change the divider for the 10% mode because the internal and external reference is scaled accordingly, moving the trip point by  $-5\%$ .

Although all four supply monitor comparators have builtin glitch immunity, bypass capacitors on V1 and V2 are recommended because the greater of V1 or V2 is also the  $V_{CC}$  for the device. Filter capacitors on the V3 and V4 inputs are allowed.

## **Power-Down**

On power-down, once any of the  $V_X$  inputs drop below their threshold, RST and COMPX are held at a logic low. A logic low of 0.4V is guaranteed until both V1 and V2 drop below 1V. If the bandgap reference becomes invalid

| V <sub>SUPPLY</sub> (V) | $V_{TRIP} (V)$ | $R3(k\Omega)$ | $R4(k\Omega)$ |
|-------------------------|----------------|---------------|---------------|
| 12                      | 11.25          | 2150          | 100           |
| 10                      | 9.4            | 1780          | 100           |
| 8                       | 7.5            | 1400          | 100           |
| 7.5                     | 7              | 1300          | 100           |
| 6                       | 5.6            | 1020          | 100           |
| 5                       | 4.725          | 845           | 100           |
| 3.3                     | 3.055          | 511           | 100           |
| 3                       | 2.82           | 464           | 100           |
| 2.5                     | 2.325          | 365           | 100           |
| 1.8                     | 1.685          | 237           | 100           |
| 1.5                     | 1.410          | 182           | 100           |
| 1.2                     | 1.120          | 124           | 100           |
| 1                       | 0.933          | 86.6          | 100           |
| 0.9                     | 0.840          | 68.1          | 100           |

**Table 2. Suggested 1% Resistor Values for the ADJ Inputs**

![](_page_11_Picture_374.jpeg)

![](_page_11_Picture_375.jpeg)

( $V_{CC}$  < 2V typ), the part will reprogram once  $V_{CC}$  rises above 2.4V max.

### **Monitor Output Rise and Fall Time Estimation**

All of the outputs ( $\overline{\text{RST}}$ , COMPX,  $\overline{\text{WDO}}$ ) have strong pulldown capability. If the external load capacitance  $(C<sub>1</sub>$ <sub>0AD</sub>) for a particular output is known, output fall time (10% to 90%) is estimated using:

 $t_{FAll} \approx 2.2 \cdot R_{PD} \cdot C_{LOAD}$ 

where  $R_{PD}$  is the on-resistance of the internal pull-down transistor. The typical performance curve  $(V<sub>OL</sub>$  vs  $I<sub>SINK</sub>)$ demonstrates that the pull-down current is somewhat linear versus output voltage. Using the  $25^{\circ}$ C curve,  $R_{\text{PD}}$  is estimated to be approximately 40Ω. Assuming a 150pF load capacitance, the fall time is about 13.2ns.

Although the outputs are considered to be "open-drain," they do have a weak pull-up capability (see COMPX or RST

![](_page_11_Picture_24.jpeg)

Pull-Up Current vs V2 curve). Output rise time (10% to 90%) is estimated using:

$$
t_{RISE} \approx 2.2 \cdot R_{PU} \cdot C_{LOAD}
$$

where  $R_{PI}$  is the on-resistance of the pull-up transistor. The on-resistance as a function of the V2 voltage at room temperature is estimated using:

$$
R_{PU} = \frac{6 \cdot 10^5}{V2 - 1} \Omega
$$

with  $V2 = 3.3V$ , R<sub>PU</sub> is about 260k. Using 150pF for load capacitance, the rise time is 86μs. If the output needs to pull up faster and/or to a higher voltage, a smaller external pull-up resistor may be used. Using a 10k pullup resistor, the rise time is reduced to 3.3μs for a 150pF load capacitance.

The LTC2901-2 has an active pull-up to V2 on the RST output. The typical performance curve (RST Pull-Up Current vs V2 curve) demonstrates that the pull-up current is somewhat linear versus the V2 voltage and  $R_{PI}$  is estimated to be approximately 625 $Ω$ . A 150pF load capacitance makes the rise time about 206ns.

### **Watchdog Timer**

The watchdog circuit typically monitors  $a \mu P$ 's activity. The μP is required to change the logic state of the WDI pin on a periodic basis in order to clear the watchdog timer and prevent the WDO pin (LTC2901-1/LTC2901-2) from going low. Whenever RST is low, the watchdog timer is cleared and WDO is set high. The watchdog timer is started when RST pulls high. Subsequent edges received on the WDI pin will clear the watchdog timer. The timer will continue to run until the watchdog timer times out. Once the watchdog timer times out, internal circuitry will bring the WDO pin low. WDO will remain low and the watchdog timer will remain cleared until the next edge is received on the WDI pin or until RST goes low.

In the LTC2901-3/LTC2901-4, there is no WDO pin. Instead, the RST pin is pulled low for the programmed reset timeout period whenever a WDI edge is missed. In this manner, a full system reset can be issued after a watchdog failure.

To disable the watchdog timer, simply ground the CWT pin (Pin 9). With CWT held at ground, any reset event will force

WDO high indefinitely. It is safe to leave the WDI pin (Pin 8) unconnected because the weak internal pull-up (10μA typ) will pull WDI high. Tying WDI to V1 or ground is also allowed, but grounding the WDI pin will force the pull-up current to be drawn continuously.

### **Selecting the Reset Timing Capacitor**

The reset time-out period is adjustable in order to accommodate a variety of microprocessor applications. The reset time-out period,  $t_{RST}$ , is adjusted by connecting a capacitor,  $C_{RT}$ , between the CRT pin and ground. The value of this capacitor is determined by:

 $C_{\text{RT}} = t_{\text{RST}} \cdot 217 \cdot 10^{-9}$ 

with C<sub>RT</sub> in Farads and t<sub>RST</sub> in seconds. The C<sub>RT</sub> value per millisecond of delay can also be expressed as  $C_{\text{RT}}/m s =$ 217 (pF/ms).

Leaving the CRT pin unconnected will generate a minimum reset time-out of approximately 50μs. Maximum reset time-out is limited by the largest available low leakage capacitor. The accuracy of the time-out period will be affected by capacitor leakage (the nominal charging current is 2μA) and capacitor tolerance. A low leakage ceramic capacitor is recommended.

### **Selecting the Watchdog Timing Capacitor**

The watchdog time-out period is adjustable and can be optimized for software execution. The watchdog time-out period, t<sub>WD</sub>, is adjusted by connecting a capacitor,  $C_{WT}$ , between the CWT pin and ground. Given a specified watchdog time-out period, the capacitor is determined by:

$$
C_{WT} = t_{WD} \bullet 50 \bullet 10^{-9}
$$

with  $C_{WT}$  in Farads and  $t_{WD}$  in seconds. The  $C_{WT}$  value per millisecond of delay can also be expressed as  $C<sub>WT</sub>/ms =$ 50 (pF/ms).

Leaving the CWT pin unconnected will generate a minimum watchdog time-out of approximately 200μs. Maximum time-out is limited by the largest available low leakage capacitor. The accuracy of the time-out period will be affected by capacitor leakage (the nominal charging current is 2μA) and capacitor tolerance. A low leakage ceramic capacitor is recommended.

![](_page_12_Picture_23.jpeg)

### **Monitoring Power Supply Controller Activity**

Figure 7 demonstrates how the LTC2901 can be used to monitor switcher activity. The monitor is configured to supervise 3.3V, 2.5V, 1.8V and one adjustable input. Because 2.5V does not exist in this application, the V2 input is tied to the V1 (3.3V) input. The feedback voltage on the LTC1772 (0.8V typ) is monitored with the adjustable input  $(V4)$ . The  $\overline{RST}$  pin will go high 216ms  $(C_{\text{RT}} = 47 \text{nF})$  after the 3.3V and 1.8V supplies and the feedback voltage are above threshold. Individual input status is available at the COMPX pins.

While the voltage monitors can detect low voltage or shorted inputs, the watchdog circuit can be used to detect an open circuit to the primary load. With the CWT pin unconnected, the watchdog time-out is approximately 200μs. At low load currents on the 1.8V supply, the LTC1772 will go into Burst Mode® operation. With an open-ciruit load, the duty cycle at the gate of M1 will drop, and the pulse spacing will exceed the watchdog time-out

period. The WDO pin will go low indicating the low load condition. The WDO pin will return high on the next pulse to the gate of M1. The WDO pin will remain high if the load is restored.

### **Ensuring Reset Valid for V<sub>CC</sub> Down to OV (LTC2901-2/LTC2901-4)**

Some applications require the reset output (RST) to be valid with  $V_{CC}$  down to OV. The LTC2901-2 is designed to handle this requirement with the addition of an external resistor from RST to ground. The resistor will provide a path for stray charge and/or leakage currents, preventing the RST output from floating to undetermined voltages when connected to high impedance (such as CMOS logic inputs). The resistor value should be small enough to provide effective pull-down without excessively loading the active pull-up circuitry. Too large a value may not pull down well enough. A 100k resistor from RST to ground is satisfactory for most applications.

Burst Mode is a registered trademark of Linear Technology Corporation.

![](_page_13_Figure_9.jpeg)

**Figure 7. Monitor Input, Output, Feedback Voltage and Low Load Conditions on DC/DC Controller**

![](_page_13_Picture_11.jpeg)

## **TYPICAL APPLICATIONS**

**Quad Supply Monitor with Watchdog Timer Disabled 5V, 3V, 1.8V, 12V (ADJ)**

![](_page_14_Figure_3.jpeg)

**5V, –5V Monitor with Watchdog Timer Disabled and Unused V2, V3 Inputs Pulled Above Trip Thresholds**

![](_page_14_Figure_5.jpeg)

**Quad Supply Monitor with LED Undervoltage Indicators 5V, 3.3V, 2.5V, 1.5V**

![](_page_14_Figure_7.jpeg)

**Generate RESET Pulse Through Watchdog Timeout (LTC2901-1/LTC2901-2)**

![](_page_14_Figure_9.jpeg)

![](_page_14_Picture_10.jpeg)

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

# **TYPICAL APPLICATION**

![](_page_15_Figure_2.jpeg)

**Monitor Seven Supplies (12V, 5V, 3.3V, 2.5V, 1.8V, –2V, –5.2V) with Sequenced Reset and AC Present Indication**

# **U PACKAGE DESCRIPTIO**

![](_page_15_Figure_5.jpeg)

![](_page_15_Figure_6.jpeg)

# **RELATED PARTS**

![](_page_15_Picture_678.jpeg)

![](_page_15_Picture_10.jpeg)